forked from torvalds/linux
-
Notifications
You must be signed in to change notification settings - Fork 0
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
Merge pull request #41 from torvalds/master
Sync up with Linus
- Loading branch information
Showing
370 changed files
with
19,832 additions
and
8,930 deletions.
There are no files selected for viewing
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,21 @@ | ||
Qualcomm LPASS Clock & Reset Controller Binding | ||
------------------------------------------------ | ||
|
||
Required properties : | ||
- compatible : shall contain only one of the following: | ||
|
||
"qcom,lcc-msm8960" | ||
"qcom,lcc-apq8064" | ||
"qcom,lcc-ipq8064" | ||
|
||
- reg : shall contain base register location and length | ||
- #clock-cells : shall contain 1 | ||
- #reset-cells : shall contain 1 | ||
|
||
Example: | ||
clock-controller@28000000 { | ||
compatible = "qcom,lcc-ipq8064"; | ||
reg = <0x28000000 0x1000>; | ||
#clock-cells = <1>; | ||
#reset-cells = <1>; | ||
}; |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
33 changes: 33 additions & 0 deletions
33
Documentation/devicetree/bindings/clock/renesas,r8a73a4-cpg-clocks.txt
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,33 @@ | ||
* Renesas R8A73A4 Clock Pulse Generator (CPG) | ||
|
||
The CPG generates core clocks for the R8A73A4 SoC. It includes five PLLs | ||
and several fixed ratio dividers. | ||
|
||
Required Properties: | ||
|
||
- compatible: Must be "renesas,r8a73a4-cpg-clocks" | ||
|
||
- reg: Base address and length of the memory resource used by the CPG | ||
|
||
- clocks: Reference to the parent clocks ("extal1" and "extal2") | ||
|
||
- #clock-cells: Must be 1 | ||
|
||
- clock-output-names: The names of the clocks. Supported clocks are "main", | ||
"pll0", "pll1", "pll2", "pll2s", "pll2h", "z", "z2", "i", "m3", "b", | ||
"m1", "m2", "zx", "zs", and "hp". | ||
|
||
|
||
Example | ||
------- | ||
|
||
cpg_clocks: cpg_clocks@e6150000 { | ||
compatible = "renesas,r8a73a4-cpg-clocks"; | ||
reg = <0 0xe6150000 0 0x10000>; | ||
clocks = <&extal1_clk>, <&extal2_clk>; | ||
#clock-cells = <1>; | ||
clock-output-names = "main", "pll0", "pll1", "pll2", | ||
"pll2s", "pll2h", "z", "z2", | ||
"i", "m3", "b", "m1", "m2", | ||
"zx", "zs", "hp"; | ||
}; |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,42 @@ | ||
Bindings for Texas Instruments CDCE706 programmable 3-PLL clock | ||
synthesizer/multiplier/divider. | ||
|
||
Reference: http://www.ti.com/lit/ds/symlink/cdce706.pdf | ||
|
||
I2C device node required properties: | ||
- compatible: shall be "ti,cdce706". | ||
- reg: i2c device address, shall be in range [0x68...0x6b]. | ||
- #clock-cells: from common clock binding; shall be set to 1. | ||
- clocks: from common clock binding; list of parent clock | ||
handles, shall be reference clock(s) connected to CLK_IN0 | ||
and CLK_IN1 pins. | ||
- clock-names: shall be clk_in0 and/or clk_in1. Use clk_in0 | ||
in case of crystal oscillator or differential signal input | ||
configuration. Use clk_in0 and clk_in1 in case of independent | ||
single-ended LVCMOS inputs configuration. | ||
|
||
Example: | ||
|
||
clocks { | ||
clk54: clk54 { | ||
#clock-cells = <0>; | ||
compatible = "fixed-clock"; | ||
clock-frequency = <54000000>; | ||
}; | ||
}; | ||
... | ||
i2c0: i2c-master@0d090000 { | ||
... | ||
cdce706: clock-synth@69 { | ||
compatible = "ti,cdce706"; | ||
#clock-cells = <1>; | ||
reg = <0x69>; | ||
clocks = <&clk54>; | ||
clock-names = "clk_in0"; | ||
}; | ||
}; | ||
... | ||
simple-audio-card,codec { | ||
... | ||
clocks = <&cdce706 4>; | ||
}; |
Oops, something went wrong.